This paper presents a detailed description of direct digital frequency synthesizers (DDFS) using an optimized piecewise linear approximation for phase to sine mapping, named dual-slope. The dual-slope technique allows reducing ROM size with respect to previously proposed piecewise-linear approximation approaches, with beneficial effects on system performances. Two high-speed DDFS have been fabricated and characterized in 0.25 μm CMOS technology. Both circuits produce two quadrature 12 bit outputs with a spectral purity of 80 dBc. The first circuit reaches a maximum operating frequency of 600 MHz by using six pipelining stages. The second circuit operates up to 480 MHz clock speed while dissipating only 72 μW/MHz. Analytical investigation of spectral performances achievable by using dual-slope approximation and detailed description of high-speed flip-flop employed in 600 MHz DDFS are also presented in this paper.

High Performance Direct Digital Frequency Synthesizers in 0.25μm CMOS Using Dual-Slope Approximation / DE CARO, Davide; Strollo, ANTONIO GIUSEPPE MARIA. - In: IEEE JOURNAL OF SOLID-STATE CIRCUITS. - ISSN 0018-9200. - STAMPA. - 40:11(2005), pp. 2220-2227. [10.1109/JSSC.2005.857371]

High Performance Direct Digital Frequency Synthesizers in 0.25μm CMOS Using Dual-Slope Approximation

DE CARO, Davide;STROLLO, ANTONIO GIUSEPPE MARIA
2005

Abstract

This paper presents a detailed description of direct digital frequency synthesizers (DDFS) using an optimized piecewise linear approximation for phase to sine mapping, named dual-slope. The dual-slope technique allows reducing ROM size with respect to previously proposed piecewise-linear approximation approaches, with beneficial effects on system performances. Two high-speed DDFS have been fabricated and characterized in 0.25 μm CMOS technology. Both circuits produce two quadrature 12 bit outputs with a spectral purity of 80 dBc. The first circuit reaches a maximum operating frequency of 600 MHz by using six pipelining stages. The second circuit operates up to 480 MHz clock speed while dissipating only 72 μW/MHz. Analytical investigation of spectral performances achievable by using dual-slope approximation and detailed description of high-speed flip-flop employed in 600 MHz DDFS are also presented in this paper.
2005
High Performance Direct Digital Frequency Synthesizers in 0.25μm CMOS Using Dual-Slope Approximation / DE CARO, Davide; Strollo, ANTONIO GIUSEPPE MARIA. - In: IEEE JOURNAL OF SOLID-STATE CIRCUITS. - ISSN 0018-9200. - STAMPA. - 40:11(2005), pp. 2220-2227. [10.1109/JSSC.2005.857371]
File in questo prodotto:
File Dimensione Formato  
Strollo High Performance Direct Digital Frequency Synthesizers.pdf

non disponibili

Tipologia: Documento in Post-print
Licenza: Accesso privato/ristretto
Dimensione 893.88 kB
Formato Adobe PDF
893.88 kB Adobe PDF   Visualizza/Apri   Richiedi una copia

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11588/308980
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 33
  • ???jsp.display-item.citation.isi??? 26
social impact